

# Instruction Set

TM provides two kinds of instructions: **register-only** and **register-memory**.

Register-only (RO) instructions are of the form

```
opcode r1,r2,r3
```

where the **r1** are legal registers. These are the RO opcodes:

|             |                                                                                                    |
|-------------|----------------------------------------------------------------------------------------------------|
| <b>IN</b>   | read an integer from stdin and place result in <b>r1</b> ; ignore operands <b>r2</b> and <b>r3</b> |
| <b>OUT</b>  | write contents of <b>r1</b> to stdout; ignore operands <b>r2</b> and <b>r3</b>                     |
| <b>ADD</b>  | add contents of <b>r2</b> and <b>r3</b> and place result in <b>r1</b>                              |
| <b>SUB</b>  | subtract contents of <b>r3</b> from contents of <b>r2</b> and place result in <b>r1</b>            |
| <b>MUL</b>  | multiply contents of <b>r2</b> and contents of <b>r3</b> and place result in <b>r1</b>             |
| <b>DIV</b>  | divide contents of <b>r2</b> by contents of <b>r3</b> and place result in <b>r1</b>                |
| <b>HALT</b> | ignore operands and terminate the machine                                                          |

Register-memory (RM) instructions are of the form

```
opcode r1,offset(r2)
```

where the **r1** are legal registers and **offset** is an integer offset. **offset** may be negative. With the exception of the **LDC** instruction, the expression **offset(r2)** is used to compute the address of a memory location:

```
address = (contents of r2) + offset
```

There are four RM opcodes for memory manipulation:

|            |                                                                        |
|------------|------------------------------------------------------------------------|
| <b>LDC</b> | place the constant <b>offset</b> in <b>r1</b> ; ignore <b>r2</b>       |
| <b>LDA</b> | place the address <b>address</b> in <b>r1</b>                          |
| <b>LD</b>  | place the contents of data memory location <b>address</b> in <b>r1</b> |
| <b>ST</b>  | place the contents of <b>r1</b> to data memory location <b>address</b> |

There are six RM opcodes for branching. If the value of **r1** satisfies the opcode's condition, then branch to the instruction at instruction memory location **address**.

|            |                            |
|------------|----------------------------|
| <b>JEQ</b> | equal to 0                 |
| <b>JNE</b> | not equal to 0             |
| <b>JLT</b> | less than 0                |
| <b>JLE</b> | less than or equal to 0    |
| <b>JGT</b> | greater than 0             |
| <b>JGE</b> | greater than or equal to 0 |

Note:

- All arithmetic is done with registers (not memory locations) and on integers. Floating-point numbers must be simulated in the run-time system.
- There are no restrictions on the usage of registers. For example, the source and target registers for an operation can be the same.
- This is also true of the program counter, Register 7. For example,
  - To branch unconditionally to an instruction, a program can load the target address into the PC using an **LDA** instruction.
  - To branch unconditionally to an instruction whose address is stored in data memory, a program can load the target address into the PC using an **LD** instruction.
  - To branch conditionally to an instruction whose address is relative to the current position in the program, a program can use the PC as **r2** in any of the **xxx** instructions.